Chung-Ming Chen, andChung-Ho Chen,
Window Architecture for Deblocking Filter in H.264/AVC, International Journal of Innovative Computing, Information and Control,
Vol. 3, No. 6, pp. 1677-1695, December 2007. (SCI, EI)
C.-H. Chen and Akida Wu,
Address Prediction Using a Bit-Matrix Indexing Scheme for Selective Update, Journal of Computers,
Vol. 12 No.3, September 2000.
C.-H. Chen and Akida Wu,
Performance Evaluation of Load/Store Issue and Memory Access Policies, Journal of the Chinese Institute of Engineers,
Vol.23, No. 6, pp. 697-709, 2000. (SCI, EI)
C.-H. Chen,
Exploring the Design Space of Cache Memories, Bus Width, and Burst Transfer Memory Systems, Journal of the Chinese Institute of Engineers,
Vol.21, No. 3, pp.269-282, 1998. (SCI, EI)
R. M. Haralick, A. K. Somani, C. Wittenbrink, R. Johnson, K. Cooper,L. G. Shapiro, I. T. Phillips, J. N. Hwang, W. Cheung, Y.H. Yao, C. H. Chen, L. Yang, B. Daugherty, B. Lorbeski, K. Loving, T. Miller, L. Parkins, et. al. Proteus: A Reconfigurable Computational Network for Computer Vision, Journal of Machine Vision and Applications,
Vol. 8, No. 2, pp. 85-100, March 1995. (SCI, EI)
P. D. Stigall and C. -H. Chen,
A Performance Simulation of Local Area Networks Using CSMA/CD and Token Bus Protocols, Computers & Electrical Engineering,
Vol. 16, No.3, 1990. (SCI, EI)
Chen-Chieh Wang and Chung-Ho Chen,
An Optimized Cryptographic Processing Unit for IPsec Processors, in the 26th International Technical Conference on Circuits/Systems, Computers and Communications (ITC-CSCC),
June 19-22, 2011, Gyeongju, Korea.
Kuan-Chung Chen and Chung-Ho Chen,
A Synchronization Profiler for Hybrid Full System Simulation Platform, in the International SoC Design Conference (ISOCC-2010),
Nov. 22-23, 2010, Incheon, Korea.
Chung-Ming Chen, Jian-Ping Zeng, Chung-Ho Chen, Chao-Tang Yu, and Yu-Pin Chang, Window Architecture for Deblocking Filter in H.264/AVC, in the 6th IEEE International Symposium on Signal Processing and Information Technology, August 27-30, 2006, Vancouver, Canada. (EI)
F.-M Huang and C.-H. Chen,
Memory Access Scheduling and Bank Precharge Strategies, in the poster proceeding of 12 th IEEE International Symposium on Modeling, Analysis, and Simulation of Computer and Telecommunication Systems, 2004, Netherlands.
N.-Y. Ker, and C.-H. Chen,
An Effective SDRAM Power Mode Management Scheme for Performance and Energy Sensitive Embedded Systems, in the Proceeding of Asia and South Pacific Design Automation Conference (ASP-DAC), 2003, Japan.
M.-C. Chen, I.–J. Huang, and C.-H. Chen,
Parameterized MAC Unit Implementation, in the Proceeding of Asia and South Pacific Design Automation Conference,
2001, Japan.
C.-H. Chen, M. -.H Sheu, M.-D. Shieh, T.-S, Li, and M.-T. Chen,
Design and Implementation of a 10/100 Mbps Ethernet Switching Hub Controller, in the Proceeding of the IEEE Asia Pacific Conference on Communications,
1998, Singapore.
Ming-Hwa Sheu, Chung-Ho Chen, Ming-Der Shieh and Tzung-Shiue Li,
A High Performance VLSI Architecture Design for 10M /100Mbps Ethernet Switching Fabric, in the Proceeding of International Conference on Consumer Electronics,
1998, USA. (EI)
C. -H. Chen and A. Wu,
Microarchitecture Support for Improving the Performance of Load Target Prediction, in the Proceeding of 30 th Annual IEEE/ACM International Symposium on Microarchitecture,
December 1-3, 1997, Research Triangle Park, NC, USA. (EI)
C. -H. Chen and A. Wu,
An Enhanced DLX-based Superscalar System Simulator, in the 3rd Annual Workshop on Computer Architecture Education,
February, 1997, San Antonio, Texas, USA.
C. -H. Chen and A. Wu,
An Enhanced DLX-based Superscalar System Simulator, in the IEEE Computer Architecture Newsletter,
pp.25-31, September, 1997.
C. -H. Chen and A. K. Somani,
A Unified Architectural Tradeoff Methodology, in the Proceeding of the 21st International Symposium on Computer Architecture,
pp. 348-357, April 18-21, 1994, Chicago, USA. 國科會甲種研究獎 (EI)
C. -H. Chen and A. K. Somani,
A Cache Protocol for Error Detection and Recovery in Fault-Tolerant Computing Systems, in the 24 th International Symposium on Fault-Tolerant Computing,
pp. 278-287, June 15-17, 1994, Austin Texas, USA. 國科會甲種研究獎 (EI)
R. M. Haralick, Y-H, Yao, L. G. Shapiro, I. T. Phillips, A. K. Somani, J. N. Hwang, M. Harrington, C. Wittenbrink, C. -H. Chen, X. Liu, and S. Chen,
Proteus: Control and Management System, in the Proceedings of Workshop on Computer Architectures for Machine Perception,
pp. 101-108, December 15-17, 1993, New Orleans, USA.
C. -H. Chen and A. K. Somani,
Error Detection and Recovery in Fault-Tolerant Processor Systems Using Caches, in Proceeding of the ISMM International Conference on Parallel and Distributed Computing and Systems,
pp. 388-393, 1992, Pittsburgh, PA, USA.
C. -H. Chen and A. K. Somani,
Fault-Tolerant Parallel Processing with Real-Time Error Detection and Recovery, in Proceeding of the 26th Asilomar Conference on Signals, Systems & Computers,
pp. 994-998, 1992, USA.
C. -H. Chen and A. K. Somani,
Effects of Cache Traffics on Shared-Bus Multiprocessor Systems, in Proceedings of the International Conference on Parallel Processing,
pp. I285-I288, 1992, USA. (EI)
Haralick-R-M. Somani-A-K. Wittenbrink-C. Johnson-R. Cooper-K. Shapiro-L-G. Phillips-I-T. Hwang-J-N. Cheung-W. Yao-Y-H. Chen-C-H . Yang-L. Daugherty-B. Lorbeski-B. Loving-K. Miller-T. Parkins-L. Soos-S.
Proteus: a reconfigurable computational network for computer vision, Published by: IEEE Comput. Soc. Press. In Proceedings. 11th IAPR International Conference on Pattern Recognition.
pp. 43-54, The Hague, Netherlands, 1992. (Judged among the 6 best papers).
Haralick-R-M. Somani-A-K. Wittenbrink-C. Johnson-R. Cooper-K. Shapiro-L-G. Phillips-I-T. Jenq-Neng-Hwang. Cheung-W. Yung-Hsi-Yao. Chung-Ho-Chen . Yang-L. Duagherty-B. Lorbeski-B. Loving-K. Miller-T. Parkins-L. Soos-S.
Proteus: a reconfigurable computational network for computer vision, in Proceedings of the SPIE - The International Society for Optical Engineering, vol.1659. pp. 54-76. 1992. Conf. Title: Image Processing and Interchange: Implementation and Systems,
San Jose, CA, USA. SPIE. IS\&T. 12-14 Feb. 1992. (EI)
C. M. Wittenbrink, A. K. Somani, and C. -H. Chen,
Cache Write Generate for High Performance Parallel Processing, Abstract presented in the 19 th International Symposium on Computer Architecture,
1992, USA. (EI)
A. K. Somani, C. Wittenbrink, R. M. Haralick, L. G. Shapiro, J. N. Hwang, C. -H. Chen, R. Johnson, and K. Cooper,
Proteus System Architecture and Organization, in the Proceeding of the Fifth International Parallel Processing Symposium,
pp. 287-294, 1991.
Po-Kai Chan, Chung-Ho Chen, and Cheng-Yeh Yu,
An iWARP-Based TCP/IP Offload Engine, in the Proceeding of the 17th VLSI Design/CAD Symposium, August 8-11, 2006.
W.-Z. Lin, and C.-H. Chen,
10/100/1000 Mbps Ethernet MAC with Clock Management for AMBA System, in the Proceeding of the 13th VLSI Design/CAD Symposium, 2002.
盧偉聖、陳中和、蔡宜穎、林宇峰,
The Design of a Digital Control Technology for Lighting and Special Effects, in the Proceeding of Taiwan Power Electronic Conference, 2002.
C.-H. Chen, M.-D. Shieh, and Jimmy Shou,
VLSI Architecture of an Instruction-Based Crypto Coprocessor, in the Proceeding of the 11th VLSI Design/CAD Symposium, 2000.
S.-H. Sheu, C.-H. Chen, and T.-S Li,
The Shared Bus Architecture Design and Chip Implementation for a 10M /100Mbps Ethernet Switching Fabric, in the Proceeding of the 8th VLSI Design/CAD Symposium,
1997.
J.-S. Lin, C.-H. Chen , C.-Y. Lin, and S.-H. Liu,
The Application of Fuzzy Hopfield Neural Network for Vector Quantization in Image Compression, in the Proceeding of the fifth National Conference on Fuzzy Theory and Application,
pp.66-71, 1997.
Books
嵌入式系統設計 - 以 ARM 處理器基礎之 SOC 平台,
黃悅民、陳敬、侯廷偉、 陳中和 、黃慶祥、林志敏編著。
ISBN 986-7287-63-0 滄海書局, March 2006.
獲評選為優良教科書,教育部顧問室通訊科技人才培育先導型計畫寬頻網際網路組,
台顧字第 0950179468 號 。